



# RISC-V for AI/ML

Charting the Future of AI/ML with Open Standards and Global Collaboration



#### Dr. Philipp Tomsich

Technical Steering Committee (Vice-Chair), RISC-V International Chief Technologist & Founder, VRULL GmbH

RISC-V is a unique opportunity to build a **custom AI/ML accelerators** based on an open standards ecosystem



#### INDUSTRY-LEADING DIFFERENTIATION

Match your RISC-V products to your application needs by adding standard extensions around a minimal base set



#### SUPPORTED BY ONE UNIFIED ECOSYSTEM

Build on a software ecosystem that is built around feature detection and the adaptation to differentiated implementations



#### DOMAIN-SPECIFIC CUSTOMISATION

Bring together the best local knowledge in the development of a global standard to define domain-specific extensions



# UPENDING THE ECONOMICS OF CUSTOM SILICON

ONE GLOBAL ECOSYSTEM

# STRENGTHS & OPPORTUNITIES



FLEXIBILITY TO CUSTOMISE

RISC-V standards are built for your freedom to customise:

- RISC-V defines small base feature sets for implementors to add only those extensions that their markets require
- RISC-V permits the addition of vendor-specified extensions to differentiate products with application-specific accelerators
- RISC-V provides guidance and branding to implementors for interoperability requirements in market-segments through the definition of "RISC-V Profiles"

RISC-V leads the industry in providing the opportunity to build customised and differentiated solutions from standard and non-standard extensions.

INDUSTRY-LEADING DIFFERENTIATION



# STRENGTHS & OPPORTUNITIES



### INTEROPERABLE CHOICES

Enabling rapid innovation and differentiation means that innovators should leverage one unified ecosystem:

- Common development tools are adapted to support flexible combinations of standard and vendor-defined extensions
- Reusable software libraries and extensible software stacks support incremental innovation by providing commodity base functionality and extend it for application-specific acceleration

We carefully evolve the RISC-V software ecosystem to specify state-of-the-art feature detection mechanisms and to ensure the flexible adaptation to different application profiles.

# ONE UNIFIED ECOSYSTEM

# STRENGTHS & OPPORTUNITIES



### ADAPTED TO APPLICATIONS

RISC-V International offers a neutral forum that brings together the best local and domain-specific knowledge to develop the standards that will define tomorrow's computing solutions:

- High-performance computing
- · Artificial intelligence and machine learning extensions
- Secure and confidential computing
- · Control-flow integrity and runtime integrity extensions
- Functional safety extensions

Bringing together experts from different geographies and industries, RISC-V can evolve quickly evolve its standards to address emerging applications and opportunities.

DOMAIN-SPECIFIC CUSTOMISATION

# OPEN COLLABORATION POOLED RESOURCES

#### MOVE BEYOND THE MISTAKES OF THE PAST

RISC-V offers the opportunity to collaborate defining the foundations of future computer architectures: our industry can **pool resources** for defining the common interoperability specifications.

We can best scale and drive the rapid evolution of RISC-V by combining our expertise to advance one global standard: we must think global and act local.



#### RISC-V changes the way that AI/ML accelerators are built

# PUBLICLY REPORTED ADOPTIONS IN AI/ML







#### IN-HOUSE ACCELERATOR BASED ON RISC-V

ANNOUNCED ITS META TRAINING INFERENCE
ACCELERATOR (MTIA) TO BE BUILT AROUND RISC-V
CORES AND FABRICATED IN 7NM AT TSMC

#### MASS-PRODUCTION AI/ML ACCELERATORS

STREAM COMPUTING HAS BEEN SHIPPING ITS RISC-V BASED AI/ML ACCELERATORS RIVALLING THE NVIDIA A10 PRODUCT SINCE EARLY 2023

#### **NEXT-GENERATION TPU BASED ON RISC-V**

ANNOUNCED ITS NEXT-GENERATION TPU
TO COMBINE A RISC-V CLUSTER FROM SIFIVE
WITH GOOGLE'S OWN MATRIX UNIT

#### RISC-V changes the way that AI/ML accelerators are built

## PUBLICLY REPORTED ADOPTIONS IN AI/ML















#### RISC-V changes the way that AI/ML accelerators are build

# UPENDING THE ECONOMICS OF AI/ML ACCELERATORS

98%

RISC-V standards ecosystem



2%

Vendor-defined extensions

RISC-V AI/ML optimised products

100%

# AI/MLIS SOFTWARE DEFINED





AI/ML is built on frameworks (e.g., TensorFlow, ONNX, OneAPI, IREE, OpenXLA) that distribute "intermediate code" and bind to hardware late

#### RAPIDLY EVOLVING ALGORITHMS

Transformers have first been introduced in a research paper in 2017. While we can't predict the next algorithms, but we can prepare for innovation.

#### DIFFERENTIATION OPPORTUNITY

AI/ML is not held back by a focus on by binary compatibility, but rather driven by cost and performance metrics.

#### Building RISC-V into a "common language" for AI/ML, HPC and IoT

### A TALE OF TWO STANDARDS

#### RISC-V Integrated Matrix Extension



Scalable matrix extension built on the Vector Extension intended to reuse its micro-architectural resources

Designed to provide similar levels of geometry agnosticism and integrate with the memory model of the RISC-V Vector Extension



#### RISC-V Attached Matrix Extension

Matrix extension in a self-contained, orthogonal execution unit that scales down to IoT and up to HPC.

Designed for maximum freedom for integrators and accepting higher software complexity in return.

Intended to provide a path to encompass tensor operations in the future.

# Building RISC-V into a "common language" for AI/ML, HPC and IoT ADDRESSING ALL MARKET SEGMENTS

# RVV+IME vs. AME

provide choices for implementors

AME provides a coherent strategy for

### **Matrix and Tensors**

### Unified enablement

through software abstractions

#### **SOLUTIONS FOR ALL MARKET SEGMENTS**

DEPENDING ON THE MARKET SEGMENTS (SUCH AS HPC VS. AI/ML), RISC-V WILL OFFER DISTINCT SOLUTIONS

#### AME WILL OFFER A LONG-TERM EVOLUTION

IME BUILDS ON THE 1D RVV IMPLEMENTATION,
WHILE AME OFFERS A CLEAN APPROACH TO
1D (VECTOR), 2D (MATRIX) AND HIGH-D (TENSOR)

#### RAISING THE ABSTRACTION LEVELS

IME AND AME ARE AIMING TO PROVIDE HOLISTIC APPLICATION COMPATIBILITY RATHER THAN BINARY COMPATIBILITY

### Bringing best-in-class AI/ML support to RISC-V

### STANDARDS-DEVELOPMENT TIMELINE

Start up the IME and AME standards-development

**EARLY 2024** 

First specification draft for internal review

**MID 2025** 



**LATE 2023** 

 $\Diamond$ 

Build consensus on the architectural key decisions and software enablement strategies



**LATE 2024** 



Validated specification with and end-to-end proof-of-concept available for public review





# DEVELOPING STANDARDS CREATING MOMENTUM FOR AN INTELLIGENT TOMORROW

VRULL GmbH

Beatrixgasse 32, 1030 Wien/Vienna, Austria contact@vrull.eu